# EECS 361 Computer Architecture Lecture 9: Designing a Multiple Cycle Processor

#### Recap: A Single Cycle Datapath

We have everything except control signals (<u>underlined</u>)



#### **Recap: PLA Implementation of the Main Control**



#### The Big Picture: Where are We Now?

° The Five Classic Components of a Computer



° Today's Topic: Designing the Datapath for the Multiple Clock Cycle Processor

# Outline of Today's Lecture

- ° Recap and Introduction
- ° Introduction to the Concept of Multiple Cycle Processor
- Multiple Cycle Implementation of R-type Instructions
- ° What is a Multiple Cycle Delay Path and Why is it Bad?
- Multiple Cycle Implementation of Or Immediate
- Multiple Cycle Implementation of Load and Store
- Putting it all Together

# What's wrong with our CPI=1 processor?



- ° Long Cycle Time
- All instructions take as much time as the slowest
- ° Real memory is not so nice as our idealized memory
  - cannot always get the job done in one (short) cycle

#### **Drawbacks of this Single Cycle Processor**

- ° Long cycle time:
  - Cycle time must be long enough for the load instruction:
    - PC's Clock -to-Q +
    - Instruction Memory Access Time +
    - Register File Access Time +
    - ALU Delay (address calculation) +
    - Data Memory Access Time +
    - Register File Setup Time +
    - Clock Skew
- ° Cycle time is much longer than needed for all other instructions. Examples:
  - R-type instructions do not require data memory access
  - Jump does not require ALU operation nor data memory access

#### Overview of a Multiple Cycle Implementation

- ° The root of the single cycle processor's problems:
  - The cycle time has to be long enough for the slowest instruction
- ° Solution:
  - Break the instruction into smaller steps
  - Execute each step (instead of the entire instruction) in one cycle
    - Cycle time: time it takes to execute the longest step
    - Keep all the steps to have similar length
  - This is the essence of the multiple cycle processor
- ° The properties of the multiple cycle processor:
  - Cycle time is much shorter
  - Different instructions take different number of cycles to complete
    - Load takes five cycles
    - Jump only takes three cycles
  - Allows a functional unit to be used more than once per instruction

# Abstract View of our single cycle processor



° looks like a FSM with PC as state

#### The Five Steps of a Load Instruction



## **Simplified Control State Diagram**



#### Register File & Memory Write Timing: Ideal vs. Reality

- ° In previous lectures, register file and memory are simplified:
  - Write happens at the clock tick
  - Address, data, and write enable must be stable one "set-up" time before the clock tick



- ° In real life:
  - Neither register file nor ideal memory has the clock input
  - The write path is a combinational logic delay path:
    - Write enable goes to 1 and Din settles down
    - Memory write access delay
    - Din is written into mem[address]
  - Important: Address and Data must be stable BEFORE Write Enable goes to 1



#### Race Condition Between Address and Write Enable

- o This "real" (no clock input) register file may not work reliably in the single cycle processor because:
  - We cannot guarantee Rw will be stable BEFORE RegWr = 1
  - There is a "race" between Rw (address) and RegWr (write enable)



- o The "real" (no clock input) memory may not work reliably in the single cycle processor because:
  - We cannot guarantee Address will be stable BEFORE WrEn = 1
  - There is a race between Adr and WrEn



#### **How to Avoid this Race Condition?**

- ° Solution for the multiple cycle implementation:
  - Make sure Address is stable by the end of Cycle N
  - Assert Write Enable signal ONE cycle later at Cycle (N + 1)
  - Address cannot change until Write Enable is disasserted

#### **Dual-Port Ideal Memory**

- Dual Port Ideal Memory
  - Independent Read (RAdr, Dout) and Write (WAdr, Din) ports
  - Read and write (to different location) can occur at the same cycle
- ° Read Port is a combinational path:
  - Read Address Valid -->
  - Memory Read Access Delay -->
  - Data Out Valid
- ° Write Port is also a combinational path:
  - MemWrite = 1 -->
  - Memory Write Access Delay -->
  - Data In is written into mem[WrAdr]



### Instruction Fetch Cycle: In the Beginning

- ° Every cycle begins right AFTER the clock tick:
  - mem[PC] PC<31:0> + 4



You are here!



#### Instruction Fetch Cycle: The End

**Every cycle ends AT the next clock tick (storage element updates):** 



# **Instruction Fetch Cycle: Overall Picture**



#### Register Read/Instruction Decode

- ° busA <- RegFile[rs] ; busB <- RegFile[rt] ;</pre>
- ° ALU is not being used: ALUctr = xx



#### Register Read/ Instruction Decode (Continue)



#### **Branch Completion**



#### **Instruction Decode: We have a R-type!**

Next Cycle: R-type Execution







#### A Multiple Cycle Delay Path

- ° There is no register to save the results between:
  - Register Read: busA <- Reg[rs]; busB <- Reg[rt]</li>
  - R-type Execution: ALU output <- busA op busB ————</li>
  - R-type Completion: Reg[rd] <- ALU output



#### A Multiple Cycle Delay Path (Continue)

- ° Register is NOT needed to save the outputs of Register Read:
  - IRWr = 0: busA and busB will not change after Register Read
- ° Register is NOT needed to save the outputs of R-type Execution:
  - busA and busB will not change after Register Read
  - Control signals ALUSeIA, ALUSeIB, and ALUOp will not change after R-type Execution
  - Consequently ALU output will not change after R-type Execution
- ° In theory, you need a register to hold a signal value if:
  - (1) The signal is computed in one clock cycle and used in another.
  - (2) AND the inputs to the functional block that computes this signal can change before the signal is written into a state element.
- ° You can save a register if Cond 1 is true BUT Cond 2 is false:
  - But in practice, this will introduce a multiple cycle delay path:
    - A logic delay path that takes multiple cycles to propagate from one storage element to the next storage element

#### **Pros and Cons of a Multiple Cycle Delay Path**

- ° A 3-cycle path example:
  - IR (storage) -> Reg File Read -> ALU -> Reg File Write (storage)
- ° Advantages:
  - Register savings
  - We can share time among cycles:
    - If ALU takes longer than one cycle, still "a OK" as long as the entire path takes less than 3 cycles to finish



#### **Pros and Cons of a Multiple Cycle Delay Path (Continue)**

#### ° Disadvantage:

- Static timing analyzer, which ONLY looks at delay between two storage elements, will report this as a timing violation
- You have to ignore the static timing analyzer's warnings



#### **Instruction Decode: We have an Ori!**

Next Cycle: Ori Execution



#### **Ori Execution** OriExec ALUOp=Or ALU output <- busA or ZeroExt[Imm16] 1: ALUSelA ALUSelB=11 x: MemtoReg JorD, PCSro PCSrc=x PCWrCond=0 PCWr=0 BrWr=0 Zero ALUSelA=1 **Target** IorD=x MemWr=0 IRWr=0 RegDst=0 RegWr=0 32 32 <sup>'</sup>32 Zero Rs Instruction Ra 32 RAdr Rt Rb busA 32 Ideal **Reg File** 32 Rt **Mux** Memory 32 Rw WrAdr 32 32 32 Din Dout 7 busW busB **ALU** Mux 0 **<< 2 Control E**xtend Imm 32 ALUOp=Or MemtoReg=x ALUSelB=11 ExtOp=0



#### **Memory Address Calculation** AdrCal 1: ExtOp ALUSeIA ALUSelB=11 ° ALU output <- busA + SignExt[Imm16]</p> ALUOp=Add x: MemtoReg **PCSrc** PCWrCond=0 PCSrc=x PCWr=0 BrWr=0 Zero ALUSelA=1 **Target** IorD=x MemWr=0 IRWr=0 RegDst=x RegWr=0 32 32 <sup>'</sup>32 Zero Rs Instruction Ra 32 RAdr Rt Rb busA 32 Ideal **Reg File** 32 $\circ$ Mux Rt Memory 32 Rw WrAdr 32 32 32 Din Dout 7 busW busB **ALU** Mux 0 **<< 2 Control Extend** Imm 32 ALUOp=Add MemtoReg=x ALUSelB=11 ExtOp=1







# Putting it all together: Multiple Cycle Datapath



#### Putting it all together: Control State Diagram



#### Summary

- Disadvantages of the Single Cycle Processors
  - Long cycle time
  - Cycle time is too long for all instructions except the Load
- ° Multiple Cycle Processor:
  - Divide the instructions into smaller steps
  - Execute each step (instead of the entire instruction) in one cycle
- Do NOT confuse Multiple Cycle Processor with Multiple Cycle Delay Path
  - Multiple Cycle Processor executes each instruction in multiple clock cycles
  - Multiple Cycle Delay Path: a combinational logic path between two storage elements that takes more than one clock cycle to complete
- ° It is possible (desirable) to build a MC Processor without MCDP:
  - Use a register to save a signal's value whenever a signal is generated in one clock cycle and used in another cycle later